Skip to content

anthonyarusso/systolic-array

Folders and files

NameName
Last commit message
Last commit date

Latest commit

 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 

Repository files navigation

systolic-array

SystemVerilog module that implements a systolic array (for matrix multiplication).

Repository Structure

├── basejump_stl
├── LICENSE
├── README.md
├── sim
│   ├── hex
│   │   ├── col0.hex
│   │   ├── col1.hex
│   │   ├── col2.hex
│   │   ├── correct_o.hex
│   │   ├── correct_row0.hex
│   │   ├── correct_row1.hex
│   │   ├── matrices.hex
│   │   ├── row0.hex
│   │   ├── row1.hex
│   │   ├── row2.hex
│   │   └── zeros.hex
│   ├── mac_tb.sv
│   ├── Makefile
│   └── testbench.sv
└── src
    ├── fifo.sv
    ├── mac.sv
    ├── nonsynth_clock_gen.sv
    ├── nonsynth_reset_gen.sv
    ├── ram_1w1r_async.sv
    ├── systolic_array.sv
    └── top.sv

Instructions for Setup

  1. Clone the repository. git clone git@github.com:anthonyarusso/systolic-array.git

  2. Install the following dependencies:

Instructions for Simulation

Run the following commands to simulate the design using iverilog and/or verilator:

cd systolic-array/sim
make iverilog  # For iverilog only (Currently broken!)
make verilator # For verilator only
make all       # For both

Credit to erendn for the README.md template.

About

SystemVerilog module for matrix multiplication

Topics

Resources

License

Stars

Watchers

Forks

pFad - Phonifier reborn

Pfad - The Proxy pFad of © 2024 Garber Painting. All rights reserved.

Note: This service is not intended for secure transactions such as banking, social media, email, or purchasing. Use at your own risk. We assume no liability whatsoever for broken pages.


Alternative Proxies:

Alternative Proxy

pFad Proxy

pFad v3 Proxy

pFad v4 Proxy