Skip to content

Verilog Codes for various digital circuits for labs at IIT Ropar, basic gates, adders & subtractors (half & full), ripple adders, multipliers and code converters.

Notifications You must be signed in to change notification settings

adityagupta1089/EEP206-Verilog

Folders and files

NameName
Last commit message
Last commit date

Latest commit

 

History

3 Commits
 
 
 
 
 
 
 
 
 
 
 
 

Repository files navigation

EEP206-Verilog

This repository contains IIT Ropar's EEP206 - Digital Circuits Laboratory's Verilog Codes for various circuits.

Instructions

For running these you can use the Icarus Verilog compiler (iverilog), After installing compile:

iverilog -o and_out and_test.v and.v

and run usingIcarus Verilog runtime engine(vvp)

vvp and_out

Structure

  • Experiment 2: (Basic Gates) and, or, not, xor, xnor
  • Experiment 3: Full adder, Full subtractor, Half Adder and Half Subtractor
  • Experiment 4: 4-bit ripple carry adder
  • Experiment 5: 4-bit x 3-bit multiplier
  • Experiment 6: BCD to binary, BCD to excess-3, binary to gray code conversions.

About

Verilog Codes for various digital circuits for labs at IIT Ropar, basic gates, adders & subtractors (half & full), ripple adders, multipliers and code converters.

Topics

Resources

Stars

Watchers

Forks

Releases

No releases published

Packages

No packages published
pFad - Phonifier reborn

Pfad - The Proxy pFad of © 2024 Garber Painting. All rights reserved.

Note: This service is not intended for secure transactions such as banking, social media, email, or purchasing. Use at your own risk. We assume no liability whatsoever for broken pages.


Alternative Proxies:

Alternative Proxy

pFad Proxy

pFad v3 Proxy

pFad v4 Proxy